.



# ENGINEERING & MANAGEMENT EXAMINATIONS, JUNE - 2008 MICROPROCESSORS AND APPLICATIONS

SEMESTER - 6

| m· O TT 1       |  |  | [ Full Marks: | 70 |
|-----------------|--|--|---------------|----|
| Time: 3 Hours l |  |  | i run mains.  | 10 |

## GROUP - A

## ( Multiple Choice Type Questions )

| Cho         | ose th                  | e correct alternatives for any t                                                         | en of th             | ne following :                              | $10\times 1=10$     |  |  |
|-------------|-------------------------|------------------------------------------------------------------------------------------|----------------------|---------------------------------------------|---------------------|--|--|
| i)          | The                     | control signal, 'ALE' is sent by                                                         | 8085 i               | in order to                                 |                     |  |  |
|             | a)                      | inform I/O device that the ac                                                            | idress :             | is being sent over the                      | AD line             |  |  |
|             | <b>b</b> )              | achieve separation of addres                                                             | s from               | data                                        |                     |  |  |
|             | c)                      | inform memory device that the address is being sent over the A/D line                    |                      |                                             |                     |  |  |
|             | d)                      | inform I/O and memory that                                                               | the da               | ta is being sent over t                     | he AD line.         |  |  |
| ii)         | In D                    | MA operation, data transfer ta                                                           | kes pla              | ace between                                 |                     |  |  |
|             | a)                      | Memory & CPU                                                                             | <b>b</b> )           | I/O & CPU                                   |                     |  |  |
|             | <b>c)</b>               | Memory & I/O                                                                             | d)                   | Different CPUs.                             |                     |  |  |
|             |                         |                                                                                          |                      |                                             |                     |  |  |
| iii)        |                         | ume Intel 8086 real mode: Th<br>00H. What is resulting physica                           |                      |                                             | t register contains |  |  |
| iii)        |                         |                                                                                          |                      |                                             | t register contains |  |  |
| iii)        | 0B5                     | 00H. What is resulting physica                                                           | al addro             | ess ?                                       | t register contains |  |  |
| iii)<br>iv) | 0B5<br>a)<br>c)         | 00H. What is resulting physica 0B524H                                                    | al addro<br>b)<br>d) | ess ?<br>0B5024H<br>240b5H.                 | t register contains |  |  |
| iii)<br>iv) | 0B5<br>a)<br>c)         | 00H. What is resulting physica<br>0B524H<br>24B5H                                        | al addro<br>b)<br>d) | ess ?<br>0B5024H<br>240b5H.                 | t register contains |  |  |
|             | 0B5<br>a)<br>c)<br>An 8 | 00H. What is resulting physica 0B524H 24B5H 3-bit A/D converter has a resol              | b)<br>d)<br>ution o  | ess ?  0B5024H  240b5H.                     | t register contains |  |  |
|             | OB5 a) c) An 8 a) c)    | 00H. What is resulting physica 0B524H 24B5H 3-bit A/D converter has a resol              | b) d) ution o b) d)  | ess ?  0B5024H  240b5H.  of  1/2 8  1/2 16. |                     |  |  |
| iv)         | OB5 a) c) An 8 a) c)    | 00H. What is resulting physica 0B524H 24B5H 3-bit A/D converter has a resol 1/2 4 1/2 12 | b) d) ution o b) d)  | ess ?  0B5024H  240b5H.  of  1/2 8  1/2 16. |                     |  |  |

VI-267344 (4-A)



| vi)   | A single instruction to clear the lower four bits of the accumulator in 8085 assembly language is        |                                           |              |                 |   |  |  |
|-------|----------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------|-----------------|---|--|--|
|       | a)                                                                                                       | XRI OHF                                   | b)           | ANI FOH         |   |  |  |
|       | c)                                                                                                       | XRI FOH                                   | d)           | ANI OFH.        |   |  |  |
| vii)  | Nui                                                                                                      | mber of M-cycles in JMP is                |              |                 |   |  |  |
|       | a)                                                                                                       | 3                                         | b)           | 6               |   |  |  |
|       | c)                                                                                                       | 4 Assolvening out                         | d)           | 5.              |   |  |  |
| viii) | Is the clock frequency, is 5 MHz, then the execution time of instruction of MVI B, 00h is                |                                           |              |                 |   |  |  |
|       | a)                                                                                                       | 1.8 μs                                    | b)           | 1.4 µs          |   |  |  |
|       | c)                                                                                                       | 1.4 ms                                    | d)           | 0.4 ms.         |   |  |  |
| ix)   | SID and SOD lines receive and transmit characters starting from which bit after the START bit ?          |                                           |              |                 |   |  |  |
|       | a)                                                                                                       | D o The same of the bar                   | b)           | D7 MacAlanasku  |   |  |  |
|       | c)                                                                                                       | Neither D <sub>0</sub> nor D <sub>7</sub> | ozlat d) lar | Both (a) & (b). |   |  |  |
| x)    | The                                                                                                      | e Hexcode of MVI A, 06H is                |              | A STORES ALEGAN | 8 |  |  |
|       | a)                                                                                                       | 3A                                        | b)           | 3E              |   |  |  |
|       | c).                                                                                                      | 4F                                        | d)           | OD. HOOSE       |   |  |  |
| xi)   | Let the accumulator content be 4F after execution of the RAL instruction, content of accumulator will be |                                           |              |                 |   |  |  |
|       | a)                                                                                                       | 9E                                        | b)           | 8B was a A Life |   |  |  |
|       | c)                                                                                                       | 8C 2.1 ld                                 | d)           | 8D.             |   |  |  |
| xii)  | Wh                                                                                                       | at is the restart address for T           | RAP?         | N 541           |   |  |  |
|       | a)                                                                                                       | 0024H                                     | b)           | 0034H           |   |  |  |
|       | c)                                                                                                       | 003СН                                     | d)           | 0038Н.          | 6 |  |  |
| -2673 | 44 (4                                                                                                    | I-A)                                      |              | 967             |   |  |  |

5



#### GROUP - B

### (Short Answer Type Questions)

Answer any three of the following.

 $3 \times 5 = 15$ 

 a) Specify the register contents and the flag status as the following instructions are executed. Specify also the data at PORT O.

**Initial Contents** 

MVI A, (F2) H

A = (00) H

MVI B, (7A) H

B = (FF)H

ADD B

S = 0

OUT PORT O

Z = 1

HLT

CY = 0

- b) What do you mean by Conditional and Unconditional jump? Give example. 3 + 2
- 3. What operation can be performed by using the instruction SUB A? Specify the status of Z and Y. Write a program using ADI to add two hexadecimal numbers 3 AH AND 47 H AND TO DISPLAY THE answer at an output port.
- 4. a) What is T-State?
  - b) "Stack is used only when a CALL instruction is executed in 8085." Comment.
  - c) What is multiplexed address/databus?

1 + 2 + 2

- 5. a) What are the functions of 'program counter' and 'stack pointer'?
  - b) Distinguish between 'Software Interrupts' and 'Hardware Interrupts' in 8085 Microprocessor.  $2\frac{1}{2}+2\frac{1}{2}$
- 6. a) Explain the function of the following routines:

i) LXI SP, (8700) H

PUSH B

PUSH D

POP B

POP D

RET.

V1-267344 (4-A)

6



ii) LXI SP. (8800) H

MVI C, (00) H

PUSH B

POP PSW

RET.

b) Write a program (in Assembly Language) to add two Hex numbers (7A) H and (46) H and to store the sum in memory location (8898) H and flag status at (8897) H location.

#### GROUP - C

## ( Long Answer Type Questions )

Answer any three questions.

 $3 \times 15 = 45$ 

- 7. a) Write an Assembly language programme to add first 10 natural numbers and store the result at memory location 2050 H.
  - b) The instruction code 01001111 (4FH) is stored in memory location 2005H. Explain the data flow and list the sequence of events when the instruction code is fetched by the MPU.
  - c) Discuss the operations performed by the PUSH and POP instructions.

6 + 5 + 4

- 8. a) i) What do you mean by subroutine?
  - ii) Briefly discuss the sequence of events that takes place while executing CALL instruction.
  - With the help of diagrams, explain Multiple ending subroutine, Multiple calling subroutine and nesting.
  - b) Exchange the contents of DE register pair with that of HL register pair, using PUSH & POP instructions.
  - c) Explain the functions of RESET & READY pins of 8085 microprocessor.
  - d) What is the purpose of DMA controller?

1 + 3 + 6 + 2 + 2 + 1

VI-267344 (4-A)

7



- 9. a) What is the difference between μP and μController?
  - b) Write an 8051 assembly language program to multiply two bytes of data.
  - c) What is the function of the RS1 and RS0 bits of the PSW and PD bits of the PCON of the 8051 microcontroller?
  - d) Explain the function of the following instructions:
    - i) XCHG
    - ii) DAD D
    - iii) STA8060H and LDA8069H.

2+4+3+6

- 10. a) What are the functions of EU and BIU in 8086 μP?
  - b) What are the differences between MIN and MAX modes of 8086?
  - c) What is meant by 'pipelining'? Show the neat sketch for this process in flow-chart form.
  - d) How odd & even address can be achieved for memory organization in 8086  $\mu$ P system?
- 11. a) Draw the block diagram of 8254 timer and briefly discuss its different sections.
  - b) What do you mean by Mode 0, Mode 1, Mode 2 operations of 8255 PPI ?
  - c) Discuss the control word format in the BSR Mode of 8255 PPI.
  - d) In Mode 1 operation of 8255 PPI, what are the control signals when ports A & B act as output ports? Discuss the control signals. 5 + 3 + 2 + 5

END

VI-267344 (4-A)