3 ## ENGINEERING & MANAGEMENT EXAMINATIONS, JUNE - 2009 MICROPROCESSORS & MICROCONTROLLERS SEMESTER - 4 | Time: 3 Hours ] | | | Full Marks: 70 | |-----------------|--|--|----------------| ## GROUP - A ## Multiple Choice Type Questions | i) | Whi | ch one of the foll | owing is the | e non-vector | ed interrupt | of 8085 | |-------------|-------------------|-----------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------|----------------------------------|----------------| | | | roprocessor? | • | | | | | | a) | RST 7.5 | <b>b</b> ) | EI | | | | | c) | INTR | d) | TRAP. | : | | | ii) | The | number of programma | able 8-bit regis | ter of 8085 n | ucroprocessor | is | | | a) | 5 | <b>b</b> ) | 6 | · | | | • | c) | 7 | d) | 8. | | | | > | | | | | | | | iii) | | content of 'HL' regist | - 4 - <del>-</del> | A H. What | will be the c | ontent of afte | | iii) | | · · · · · · · · · · · · · · · · · · · | - 4 - <del>-</del> | 4096 H | will be the c | ontent of afte | | <b>iii)</b> | exec | cuting the instruction | DAD H. | | will be the c | ontent of afte | | iii) | execta) a) | cuting the instruction | DAD H. • b) d) | 4096 Н<br>2096 Н. | | ontent of afte | | | execta) a) | cuting the instruction 1 204 A H 4094 H | DAD H. • b) d) | 4096 Н<br>2096 Н. | oointer is | ontent of afte | | | execta) a) c) Whe | cuting the instruction 1 204 A H 4094 H enever the Pop instruc | DAD H. b) d) tion is executed | 4096 H<br>2096 H.<br>d, the stack p<br>decremen | oointer is | ontent of afte | | | execta) c) Whee | 204 A H 4094 H enever the Pop instruction is the decremented by 1 | DAD H. b) d) tion is executed b) d) | 4096 H 2096 H. d, the stack p decrement | pointer is nited by 2 ated by 2. | | | iv) | execta) c) Whee | 204 A H 4094 H enever the Pop instruction incremented by 1 incremented by 1 | DAD H. b) d) tion is executed b) d) | 4096 H 2096 H. d, the stack p decrement increment | pointer is nited by 2 ated by 2. | | 4647 (16/06) 4 | • | | |----------|---| | Utech | è | | Green | Ř | | <b>A</b> | Γ | | | ١ | | vi) | In 8254 Mode 2 is used for | | | |--------------------|------------------------------------|-----------------------|--------------------------| | | a) rate generator | | | | | b) interrupt on terminal count | | | | | c) hardware-retriggerable one | shot | | | | d) none of these. | | | | vii) | Address lines requires for 32 K-by | te memo | ry chip is | | | a) 13 | b) | 14 | | | c) 15 | d) | 16. | | viii) | Machine cycles in "CALL" instruct | ion are | | | | a) 6 | b) | 5 | | | c) 4 | d) | 3. | | ix) | The number of I/O ports available | in 8051 | are | | | a) 4 | <b>b</b> ) | <b>3</b> | | | c) 2 | d) | 5. | | x) | XCHG instruction is used to | | | | | a) exchange between H and L i | registers | | | | b) exchange between D and E | registers | | | | c) exchange between HL and I | DE regist | er pair | | | d) exchange between BC and I | DE regist | er pair. | | xi) | What is the BSR control word to s | set PC <sub>4</sub> ? | | | tion of the second | a) 09 | <b>b</b> ) | 07 | | | c) 04 | d) | 05. | | xii) | Whenever the PUSH instruction is | s execute | ed, the stack pointer is | | | a) decremented by 1 | b) | decremented by 2 | | | c) incremented by 1 | d) | incremented by 2. | | | | | | 4647 (16/06) 4647 (16/06) HLT. | 3. | a) | Explain the de-multiplexing process of the bus $AD_0-AD_7$ . | |---------------------------------------|------------|-----------------------------------------------------------------------------------| | | b) | Why are program counter and stack pointer 16-bit registers? | | 4. | a) | Explain in detail what happens when the instruction "CALL 16-bit address" is | | | | executed. | | | <b>b</b> ) | Write down the instruction which uses Auxiliary Carry Flag. | | <b>5.</b> | a) | Explain the function of the following pins of 8085: READY, INTR | | | <b>b</b> ) | Discuss the functions of the following instructions of 8085: | | | 2 <b>1</b> | ADC H, LHLD 8000 | | 6. | Wr | te an assembly language program to store 55H in R1 of Register Bank 3 of 8051. 5 | | | | GROUP – C | | - | | (Long Answer Type Questions) | | | | Answer any three of the following questions. $3 \times 15 = 45$ | | 7. | a) | Write an ALP to find the sum of a series of 8-bit numbers, sum may be of | | e e e e e e e e e e e e e e e e e e e | | 16-bits. | | | b) | Explain the sequence of events that takes place when the PUSH & POP | | • | | instructions are executed. Illustrate the operation of stack instructions with | | . * · . | | suitable examples. | | | c) | Write an 8085 ALP to disassemble a byte into nibble & store result in consecutive | | | | memory location. | 1007 (20/00) 7 | JG / E | 9. I BCII | (EIE-N)/ SER-4/ EI-400/ 05 | |------------|------------|---------------------------------------------------------------------------------| | 3. | a) | In how many models can 8255 operate? Explain them. | | • | <b>b</b> ) | Show the control word format for I/O mode operation of PPI 8255. | | | c) | In mode 1, what are the control signals when port $A$ & port $B$ act as outputs | | | | ports. Discuss the control signals. | | | <b>d</b> ) | Discuss the different modes in which 8254 can operate. | | <b>3</b> . | a) | Discuss the internal structure of 8051 microcontroller. | | | b) | Explain the PSW bits, TMOD bits & TCON bits of 8051 microcontroller. | | 10. | a) | What are interrupts? What is meant by the 'Priority' of an interrupt? Explain | | | | with example. What are RIM and SIM instruction? | | • | <b>b</b> ) | The following block of data is stored in the memory locations from XX55H to | | | - 1 | XX5AH. Write a program to transfer the data to the locations XX80H to XX85H in | | | | the reverse order and also store the counts of even and odd numbers in the | | | | memory locations XX86H and XX87H repectively. | | | | Data (H) = 49, A2, 15, 78, 1B, 59 2+1+1+1+(5+5) | | 11. | Writ | e short notes on any three of the following: | | | a) | Polling | | | <b>b</b> ) | 8051 micro-controller configuration | | | c) | Interfacing 8-bit ADC with 8085 using status check scheme | | | d) | IEEE 488 Bus & RS 232 C standard. | **END** Addressing modes of 8085 CPU.