| Roll No. : | | | | | | | | | |-------------------------------------------------------------------------|---------------------------------------------------------|-------|----------------------|--|--|--|--|--| | Invigilator's Signature : | | | | | | | | | | CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 | | | | | | | | | | 2012 | | | | | | | | | | EMBEDDED SYSTEMS | | | | | | | | | | Time Allotted: 3 Hours | | | Full Marks: 70 | | | | | | | The figures in the margin indicate full marks. | | | | | | | | | | Candidates are required to give their answers in their own words | | | | | | | | | | as far as practicable. | | | | | | | | | | GROUP A | | | | | | | | | | ( Multiple Choic Type Questions ) | | | | | | | | | | 1. Choose the correct alternat ves for any <i>ten</i> of the following: | | | | | | | | | | | | | 10 × 1 = 10 | | | | | | | i) WI | Which of the following processor architectures supports | | | | | | | | | ea | easier instruction pipelining? | | | | | | | | | a) | Harvard | b) | Von Neumann | | | | | | | c) | Both (a) and (b) | d) | None of them. | | | | | | | ii) W | hich of the following | is or | ne time programmable | | | | | | | me | emory? | | | | | | | | | a) | SRAM | b) | PROM | | | | | | | c) | FLASH | d) | NVRAM. | | | | | | SS-426 [ Turn over ## CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 | iii) | How many memory cells are present in 1 kb RAM? | | | | | | |--------|------------------------------------------------------|-------------------|-----------|----------------------------|--|--| | | a) | 1024 | b) | 8192 | | | | | c) | 512 | d) | 4096. | | | | iv) | Wha | at is the minimum | number of | f interface lines required | | | | | for i | implementing I2C | ? | | | | | | a) | 1 | b) | 2 | | | | | c) | 3 | d) | 4. | | | | v) | Whi | ch of the follo | wing is/a | re synchronous serial | | | | | inte | rface? | | | | | | | a) | I2C | ) | SPI | | | | | c) | UART | d) | Only (a) and (b). | | | | vi) | vi) Name the register holding the address of the | | | | | | | | location for the next instruction to fetch. | | | | | | | | a) | DPTR | b) | PC | | | | | c) | SP | d) | None of these. | | | | vii) | Name the register holding the address of external da | | | | | | | | memory to be assessed in 16 bit external data memory | | | | | | | | operation. | | | | | | | | a) | DPTR | b) | PC | | | | | c) | SP | d) | None of these. | | | | SS-426 | | | 2 | | | | | | | | | | | | # CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 | viii) | ii) The design of an integrated circuit with built in A | | | | | | |--------|---------------------------------------------------------|-----------------------|-------|-------------------------|--|--| | VIII) | | | | | | | | | an example for | | | | | | | | a) | analog | b) | digital | | | | | c) | mixed signal | d) | none of these. | | | | ix) | The | representation of int | ercon | nection among various | | | | | components of a hardware in 'Layout' is known as | | | | | | | | a) | footprint | b) | route/trace | | | | | c) | layer | d) | none of these. | | | | x) | In embedded hardware design context, a 'VIA' is a | | | | | | | | a) | conductive drill hole | | | | | | | b) | interconnection amon | g com | ponents | | | | | c) | ground line | | | | | | | d) | none of these. | | | | | | xi) | The | progr m that conver | s ma | chine codes into target | | | | | e is known as | | | | | | | | a) | disassembler | b) | assembler | | | | | c) | cross-compiler | d) | simulator. | | | | xii) | xii) Which of the following ICs is an example of IC | | | | | | | | a) | 74LS00 | b) | 74LS244 | | | | | c) | 74LS08 | d) | 74LS373. | | | | 00 406 | | 2 | | [ 7 | | | | SS-426 | | 3 | | [ Turn over | | | ### CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 - xiii) The number of logic gates present in IC is 500. The integration type of IC is - a) MSI b) LSI c) SSI d) VLSI. #### GROUP - B ### (Short Answer Type Questions) Answer any three of the following. $3 \times 5 = 15$ - 2. What are the advantages of DMA based data transfer over the interrupt driven data transfer? - Briefly explain salient features of an embedded system with (a) Harwired control and (b) Micro program control. - 4. Design an EX-OR gate u ing FPGA and LUT. - 5. What is an Embedded System ? State the applications of embedded system - 6. What do you mean by the memory hierarchy in an embedded system? - 7. Calculate the 4-point DFT of the sequence : $x[n] = \{0 \ 1 \ 0 \ 1\}$ and also find the IDFT of the obtained result. - 8. With neat block diagram explain Successive Approximation method. SS-426 #### CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 #### **GROUP - C** #### (Long Answer Type Questions) Answer any *three* of the following. $3 \times 15 = 45$ - 9. a) Describe the efficiency measuring parameters of an embedded system. - b) Describe the different components of an embedded system. - c) Describe the design methodology of an embeded system. - d) Describe the different types of microphones are used in an embedded sys em. 2 + 4 + 4 + 5 - 10. a) What are the different utilities in mail box, pipe and queue in RTOS? - b) What are the different management techniques is adopted and why in real time OS? - c) What are the different interrupt rules in real time system? 5+5+5 ### CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 - 11. a) How does a microprocessor differ from a microcontroller? - b) What are the specific features of an embedded system processor? - c) Compare RISC and CISC architectures. - d) Now-a-days high performance embedded systems use either an RISC processor or a processor with an RISC core with a code-optimized CISC instruction set. Explain. 2 + 4 + 6 + 3 - 12. Describe the character stics of an embedded system. What do you mean by soft real time and hard real time systems? Give the differences between embedded system and general purpose computer system. - 13. Give the difference between SIMD, MIMD and VLIW architectures. Explain the different computational models in embedded system design.5 + 10 SS-426 6 ## CS/B.TECH(ECE)/SEP.SUPPLE/SEM-8/EC-803B/2012 - 14. Write short notes on any *three* the following: $3 \times 5 = 15$ - a) Device Driver - b) IEEE Single Precision Floating Point Format - c) System on Chip (SoC) Design - d) Integrated Development Environment (IDE) - e) Boot Loader - f) RTOS for Mobile Communication. =========